# **CPU Profile** **Document Number: DCIM1041** Document Type: Specification Document Status: Published Document Language: E Date: 2012-03-08 THIS PROFILE IS FOR INFORMATIONAL PURPOSES ONLY, AND MAY CONTAIN TYPOGRAPHICAL ERRORS AND TECHNICAL INACCURACIES. THE CONTENT IS PROVIDED AS IS, WITHOUT EXPRESS OR IMPLIED WARRANTIES OF ANY KIND. ABSENT A SEPARATE AGREEMENT BETWEEN YOU AND DELL™ WITH REGARD TO FEEDBACK TO DELL ON THIS PROFILE SPECIFICATION, YOU AGREE ANY FEEDBACK YOU PROVIDE TO DELL REGARDING THIS PROFILE SPECIFICATION WILL BE OWNED AND CAN BE FREELY USED BY DELL. © 2010-2012 Dell Inc. All rights reserved. Reproduction in any manner whatsoever without the express written permission of Dell, Inc. is strictly forbidden. For more information, contact Dell. Dell and the DELL logo are trademarks of Dell Inc. Microsoft and WinRM are either trademarks or registered trademarks of Microsoft Corporation in the United States and/or other countries. Other trademarks and trade names may be used in this document to refer to either the entities claiming the marks and names or their products. Dell disclaims proprietary interest in the marks and names of others. ## **CONTENTS** | 1 | Scope | 5 | |----|--------------------------------------|----| | 2 | Normative References | 5 | | 3 | Terms and Definitions | 5 | | 4 | Symbols and Abbreviated Terms | 6 | | 5 | Synopsis | | | 6 | Description | | | 7 | Implementation Description | | | | 7.1 CPU View | | | | 7.2 CPU Profile Profile Registration | | | 8 | Methods | | | 9 | Use Cases | 15 | | 10 | CIM Elements | 15 | | 11 | Privilege and License Requirement | 15 | # **Figures** | Figure 1 – Class Diagram | 8 | |-------------------------------------------------|----| | Figure 2 – CPU Profile Implementation | | | · · | | | | | | Tables | | | Table 1 – Related Profiles | 7 | | Table 2 –Class Requirements: CPU Profile | 10 | | Table 3 – DCIM_CPUView - Operations | 10 | | Table 4 – DCIM_CPUView - Properties | 11 | | Table 5 – DCIM_LCRegisteredProfile - Operations | 14 | | Table 6 – DCIM_LCRegisteredProfile | 14 | | Table 7 – Privilege and License Requirements | 15 | ### **CPU Profile** ### 1 Scope The DCIM CPU Profile describes the properties and interfaces for executing system management tasks related to the management of processors within a system. The profile standardizes and aggregates the description for the CPU properties into a CPU view representation as well as provides static methodology for the clients to query the CPU views without substantial traversal of the model. ### 2 Normative References The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies. DMTF DSP1033, Profile Registration Profile 1.0.0 Dell Lifecycle Controller Best Practices Guide 1.0, <a href="http://en.community.dell.com/techcenter/extras/m/white\_papers/20066173.aspx">http://en.community.dell.com/techcenter/extras/m/white\_papers/20066173.aspx</a> Dell WSMAN Licenses and Privileges 1.0 DMTF DSP0226, Web Services for Management (WS-Management) Specification 1.1.0 DMTF DSP0227, WS-Management CIM Binding Specification 1.0.0 Dell Tech Center MOF Library <a href="http://www.delltechcenter.com/page/DCIM.Library.MOF">http://www.delltechcenter.com/page/DCIM.Library.MOF</a> - DCIM CPUView.mof - DCIM\_LCEnumeration.mof - DCIM LCRegisteredProfile.mof ### 3 Terms and Definitions For the purposes of this document, the following terms and definitions apply. ### 3.1 #### conditional indicates requirements to be followed strictly in order to conform to the document when the specified conditions are met ### 3.2 ### mandatory indicates requirements to be followed strictly in order to conform to the document and from which no deviation is permitted ### 3.3 #### may indicates a course of action permissible within the limits of the document ### 3.4 ### optional indicates a course of action permissible within the limits of the document ### 3.5 ### referencing profile indicates a profile that owns the definition of this class and can include a reference to this profile in its "Related Profiles" table ### 3.6 #### shall indicates requirements to be followed strictly in order to conform to the document and from which no deviation is permitted ### 3.7 #### **FQDD** Fully Qualified Device Descriptor is used to identify a particular component in a system. ### 3.8 ### **Interop Namespace** Interop Namespace is where instrumentation instantiates classes to advertise its capabilities for client discovery. ### 3.9 #### **Implementation Namespace** Implementation Namespace is where instrumentation instantiates classes relevant to executing core management tasks. ### 3.10 ENUMERATE Refers to WS-MAN ENUMERATE operation as described in Section 8.2 of DSP0226\_V1.1 and Section 9.1 of DSP0227\_V1.0 ### 3.11 GET Refers to WS-MAN GET operation as defined in Section 7.3 of DSP00226\_V1.1 and Section 7.1 of DSP0227\_V1.0 ### 4 Symbols and Abbreviated Terms ### 4.1 #### **CIM** Common Information Model ### 4.2 ### **iDRAC** Integrated Dell Remote Access Controller - management controller for blades and monolithic servers ### 4.3 ### **CMC** Chassis Manager Controller – management controller for the modular chassis ### 4.4 #### **WBEM** Web-Based Enterprise Management # 5 Synopsis Profile Name: CPU Version: 1.0.0 Organization: Dell CIM Schema Version: 2.26 Experimental **Dell Schema Version: 1.0.0** Interop Namespace: root/interop Implementation Namespace: root/dcim Central Class: DCIM CPUView Scoping Class: DCIM\_ComputerSystem The Dell CPU Profile is a component profile that contains the Dell specific implementation requirements for CPU view. DCIM\_CPUView shall be the Central Class. Table 1 identifies profiles that are related to this profile. Table 1 - Related Profiles | Profile Name | Organization | Version | Relationship | |----------------------|--------------|---------|--------------| | Profile Registration | DCIM | 1.0 | Reference | # 6 Description The Dell CPU Profile describes platform's CPUs. Each CPU's information is represented by an instance of DCIM\_CPUView class. Figure 1 details the class diagram of the Dell CPU Profile. Figure 1 - Class Diagram Figure 2 details typical Dell CPU Profile implementation for a platform containing two CPUs. In order for client to discover the instrumentation's support of this profile, CPUProfile is instantiated in the Interop Namespace. CPUProfile instance describes the information about the implemented profile: most importantly, the name and version of the profile and the organization name that produced the profile. CPU1 and CPU2 are the CPU views representing the two CPUs in the Implementation Namespace. They are associated to the Interop namespace's CPUProfile instance. Figure 2 – CPU Profile Implementation ### 7 Implementation Description This section describes the requirements and guidelines for implementing Dell CPU Profile. Table 2 - Class Requirements: CPU Profile | Element Name | Requirement | Description | | | | |---------------------------------|-------------|----------------------------------------------------------------------------------|--|--|--| | Classes | | | | | | | DCIM_CPUView | Mandatory | The class shall be implemented in the Implementation Namespace. See section 7.1. | | | | | DCIM_LCElementConformsToProfile | Mandatory | The class shall be implemented in the<br>Implementation Namespace. | | | | | DCIM_LCElementConformsToProfile | Mandatory | The class shall be implemented in the<br>Interop Namespace. | | | | | DCIM_LCRegisteredProfile | Mandatory | The class shall be implemented in the Interop Namespace. See section 7.2. | | | | | Indications | | | | | | | None defined in this profile | | | | | | ### 7.1 CPU View This section describes the implementation for the DCIM\_CPUView class. This class shall be instantiated in the Implementation Namespace. The DCIM\_LCEIementConformsToProfile association(s) shall reference the DCIM\_CPUView instance(s). ### 7.1.1 Resource URIs for WinRM® The class Resource URI shall be "http://schemas.dell.com/wbem/wscim/1/cim-schema/2/DCIM\_CPUView?\_\_cimnamespace=root/dcim" The key property shall be the InstanceID. The instance Resource URI for DCIM\_CPUView instance shall be: "http://schemas.dell.com/wbem/wscim/1/cim- schema/2/DCIM\_CPUView?\_\_cimnamespace=root/dcim+InstanceID=<FQDD>" ### 7.1.2 Operations The following table details the implemented operations on DCIM\_CPUView. Table 3 - DCIM\_CPUView - Operations | Operation Name | Requirements | Required Input | |----------------|--------------|----------------| | Get | Mandatory | Instance URI | | Enumerate | Mandatory | Class URI | ### 7.1.3 Properties The following table details the implemented properties for DCIM\_CPUView instance representing a processor in a system. The "Requirements" column shall denote the implementation requirement for the corresponding property. If the column "Property Name" matches the property name, the property either shall have the value denoted in the corresponding column "Additional Requirement", or shall be implemented according to the requirements in the corresponding column "Additional Requirement". Table 4 - DCIM\_CPUView - Properties | InstanceID Mandatory String A string containing the Fully Qualified Device Description, a user-friendly name for the object. PQDD Mandatory Mandatory Mandatory String CPUFamily Mandatory Mandatory Mandatory Mandatory Mandatory String CPUFamily Mandatory Man | Property Name | Requirements | Туре | Requirement and Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------------|---------|------------------------------------------------| | FQDD Mandatory string object. PUFamily Mandatory string object. CPUFamily Mandatory string object. The property shall represent processor family type in hexadecimals. The property value shall be in MHz. The current Speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of the external bus interface (known as the front side bus). PrimaryStatus Mandatory uint32 FrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NUTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores available for processor. Voltage Mandatory uint32 Mandatory uint32 Processor in Volts. CPUStatus Mandatory uint32 uint34 Mandatory uint35 Mandatory uint36 Mandatory uint36 Mandatory uint36 Mandatory uint36 Mandatory uint36 Mandatory uint36 Mandatory uint46 ui | | • | | | | PODD Mandatory string Description, a user-friendly name for the object. The property shall represent processor family type in hexadecimals. The property value shall be in MHz. The current Speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of the external bus interface (in MHz) of the external bus interface (in MHz) of the strend bus interface (in MHz) of the external bus interface (in MHz) of the strend | InstanceID | Mandatory | string | | | FQDD Mandatory string Object. CPUFamily Mandatory String Object. The property shall represent processor family type in hexadecimals. The property value shall be in MHz. The current Speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of the external bus interface (known as the front side bus). PrimaryStatus Mandatory uint32 PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this processor. NumberofEnabledCores Mandatory uint32 processor. Number of processor cores enabled for processor. Number of processor cores available for processor. Voltage Mandatory uint32 processor. The property shall represent the voltage(s) of the processor in the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory size of the cache in KBytes. | | | | | | CPUFamily Mandatory String CPUFamily Mandatory CurrentClockSpeed Mandatory MaxClockSpeed Mandatory Mandatory MaxClockSpeed Mandatory Mandato | | | | | | CPUFamily Mandatory string type in nexadecimals. The property value shall be in MHz. The current Speed (in MHz) of this Processor. MaxClockSpeed Mandatory uint32 turnent speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of the external bus interface (known as the front side bus). Mandatory uint32 (known as the front side bus). PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Mandatory uint32 (shadon) Mandatory uint32 (shadon) Mandatory uint32 (shadon) Mandatory uint32 (shadon) The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The name of the organization responsible for producing the processor. Mandatory uint16 The cache level for Cache1 labeled cache. The name of the organization responsible for producing the processor. The cache level for Cache2 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | FQDD | Mandatory | string | | | CurrentClockSpeed Mandatory uint32 The property value shall be in MHz. The current speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of the external bus interface (known as the front side bus). PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. NumberofEnabledCores Mandatory uint32 processor. Number of processor cores enabled for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | 05.15 " | | | | | CurrentClockSpeed Mandatory uint32 current speed (in MHz) of this Processor. MaxClockSpeed Mandatory uint32 maximum speed (in MHz) of this Processor. The property value shall be in MHz. The maximum speed (in MHz) of this Processor. The property value shall be in MHz. The speed (in MHz) of the external bus interface (known as the front side bus). PrimaryStatus PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Voltage Mandatory uint32 mandatory uint32 mandatory vintage string the processor in Volts. CPUStatus Mandatory uint6 disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The mane of the organization responsible for producing the processor. Mandatory vint16 The cache level for Cache1 labeled cache. Cache1Level Mandatory uint16 The cache level for Cache2 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | CPUFamily | Mandatory | string | | | MaxClockSpeed Mandatory uint32 The property value shall be in MHz. The maximum speed (in MHz) of this Processor. ExternalBusClockSpeed Mandatory uint32 The property value shall be in MHz. The speed (in MHz) of the external bus interface (known as the front side bus). PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores enabled for processor. Number of processor cores available for processor. Voltage Mandatory uint32 tring the processor in Volts. CPUStatus Mandatory uint16 disabled due to a POST error (value=3). The characteristics include certain features of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache1Size Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | Commont Clouds Connord | Mondotom | | | | MaxClockSpeed Mandatory uint32 maximum speed (in MHz) of this Processor. ExternalBusClockSpeed Mandatory uint32 The property value shall be in MHz. The speed (in MHz) of the external bus interface (known as the front side bus). PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. PrimaryStatus Mandatory Uint32 Green type representation of status. NoTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. NumberofEnabledCores Mandatory uint32 Number of processor cores enabled for processor. Number of Processor Cores Mandatory vint32 Number of processor cores available for processor. Voltage Mandatory string Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). CPUStatus Mandatory uint32 The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Characteristics Mandatory The name of the organization responsible for produc | CurrentClockSpeed | Mandatory | umtsz | | | ExternalBusClockSpeed Mandatory uint32 (In MHz) of the external bus interface (known as the front side bus). PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. NumberofEnabledCores Mandatory uint32 processor. Number of processor cores enabled for processor. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value-3). The characteristics include certain features of the processor such as 64 bit support of data width of the processor. Model Mandatory uint32 tring The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. The property shall represent the total memory size of the cache in KBytes. | MayClockSpeed | Mandatory | uint32 | | | ExternalBusClockSpeed Mandatory uint32 speed (in MHz) of the external bus interface (known as the front side bus; value, intended to align with Red-Yellow-uint32 Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. NumberofEnabledCores Mandatory uint32 processor. Number of processor cores enabled for processor. Number of processor cores available in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. | WaxClockOpeed | Manuatory | unitoz | | | ExternalBusClockSpeed Mandatory uint32 (known as the front side bus). PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory uint32 width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | | | | | PrimaryStatus provides a high level status value, intended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. NumberofEnabledCores Mandatory uint32 processor. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor inght be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache1Size Mandatory uint64 The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | ExternalBusClockSpeed | Mandatory | uint32 | | | PrimaryStatus Mandatory Mandatory Walue, İntended to align with Red-Yellow-Green type representation of status. Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores enabled for processor. Number of processor cores available processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory String The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory Mandato | | | | | | Total number of hardware enabled threads for processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory uint32 width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory size of the cache in KBytes. | | | | | | processor. NOTE: The disabling of the multithreading by the BIOS does not affect the number of hardware enabled threads reported by this property. Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory size of the cache in KBytes. | PrimaryStatus | Mandatory | uint32 | | | NumberofEnabledThreads Mandatory uint32 property. NumberofEnabledCores Mandatory uint32 processor. NumberOfProcessorCores Mandatory uint32 processor. Number of processor cores enabled for processor. Number of processor cores available volts as definition processor. Number of processor. Number of processor. Number of | | | | Total number of hardware enabled threads for | | NumberofEnabledThreads Mandatory Vint32 Number of processor cores enabled for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory Mandatory String The make and or model of the product The name of the organization responsible for producing the processor. Mandatory String The cache level for Cache1 labeled cache. Cache2Level Mandatory Uint16 The cache level for Cache2 labeled cache. The property shall represent the total memory Size of the cache in KBytes. The property shall represent the total memory | | | | | | NumberofEnabledThreads Nandatory Number of processor cores enabled for processor. NumberOfProcessorCores Mandatory Voltage Mandatory Man | | | | | | NumberofEnabledCores Mandatory uint32 property. Number of processor cores enabled for processor. NumberOfProcessorCores Mandatory uint32 processor. Number of processor cores available for processor. Number of processor cores available for processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache1Size Mandatory uint6 The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | | | | | Number of processor cores enabled for processor. NumberOfProcessorCores Mandatory Voltage Mandatory Manda | Ni. was be a rest Core blood There and a | Mondotom | | · · · | | NumberofEnabledCores Mandatory | NumberorEnabled infeads | Manualory | umisz | | | NumberOfProcessorCores Mandatory uint32 processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | NumberofEnabledCores | Mandatory | uint32 | • | | NumberOfProcessorCores Mandatory uint32 processor. The property shall represent the voltage(s) of the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | 14d11beroiE1tabledeores | Mandatory | diritoz | • | | Voltage Mandatory string the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Mandatory string The cache level for Cache1 labeled cache. Cache1Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | NumberOfProcessorCores | Mandatory | uint32 | · | | Voltage Mandatory string the processor in Volts. Indicates the current status of the Processor. For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Mandatory string producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | | | | | For example, the Processor might be disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Mandatory string Producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | Voltage | Mandatory | string | | | CPUStatus Mandatory uint16 disabled due to a POST error (value=3). The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Manufacturer Mandatory string producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | | | Indicates the current status of the Processor. | | The characteristics include certain features of the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Manufacturer Mandatory string producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | | | | | the processor such as 64 bit support for data width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Manufacturer Mandatory string producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | CPUStatus | Mandatory | uint16 | | | Characteristics Mandatory uint32 width of the processor. Model Mandatory string The make and or model of the product The name of the organization responsible for producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | | | | | ModelMandatorystringThe make and or model of the productManufacturerMandatoryThe name of the organization responsible for producing the processor.Cache1LevelMandatoryuint16The cache level for Cache1 labeled cache.Cache2LevelMandatoryuint16The cache level for Cache2 labeled cache.Cache3LevelMandatoryuint16The cache level for Cache3 labeled cache.Cache1SizeMandatoryuint64size of the cache in KBytes.The property shall represent the total memoryThe property shall represent the total memory | Ob a va ata viati a a | Manadatam | : | | | Manufacturer Mandatory string producing the processor. Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | 1 | 1 | · | | ManufacturerMandatorystringproducing the processor.Cache1LevelMandatoryuint16The cache level for Cache1 labeled cache.Cache2LevelMandatoryuint16The cache level for Cache2 labeled cache.Cache3LevelMandatoryuint16The cache level for Cache3 labeled cache.The property shall represent the total memoryCache1SizeMandatoryuint64size of the cache in KBytes.The property shall represent the total memory | Model | Mandatory | string | | | Cache1Level Mandatory uint16 The cache level for Cache1 labeled cache. Cache2Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory cache1Size Mandatory uint64 size of the cache in KBytes. The property shall represent the total memory | Manufacturer | Mandatory | etring | | | Cache3Level Mandatory uint16 The cache level for Cache2 labeled cache. Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | • | • | | | Cache3Level Mandatory uint16 The cache level for Cache3 labeled cache. The property shall represent the total memory Cache1Size Mandatory uint64 size of the cache in KBytes. The property shall represent the total memory | | • | | | | Cache1Size Mandatory uint64 The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory size of the cache in KBytes. The property shall represent the total memory | | · · · · · · · · · · · · · · · · · · · | | | | Cache1Size Mandatory uint64 size of the cache in KBytes. The property shall represent the total memory | CaciledLevel | iviariuatury | unitio | | | The property shall represent the total memory | Cache1Size | Mandatory | uint64 | | | | 0.0.10.10.120 | a.raa.ory | | | | Table I managery winter Size of the basic in Novice. | Cache2Size | Mandatory | uint64 | size of the cache in KBytes. | | Dua na anta a Mana a | Daminamanta | T | Demoinement and December | |------------------------------|--------------|---------|----------------------------------------------------------------------------------------------| | Property Name | Requirements | Туре | Requirement and Description | | 0 1 00: | | 04 | The property shall represent the total memory | | Cache3Size | Mandatory | uint64 | size of the cache in KBytes. | | | | | Cache1PrimaryStatus provides a high level | | Ocal ad Discour Otal | Mandatas | | status value, intended to align with Red- | | Cache1PrimaryStatus | Mandatory | uint32 | Yellow-Green type representation of status. | | | | | Cache2PrimaryStatus provides a high level | | Cash a ODsissa a su Otatura | Manadatam | : | status value, intended to align with Red- | | Cache2PrimaryStatus | Mandatory | uint32 | Yellow-Green type representation of status. | | | | | Cache3PrimaryStatus provides a high level | | Cook of Drive on Chatter | Mandatani | | status value, intended to align with Red- | | Cache3PrimaryStatus | Mandatory | uint32 | Yellow-Green type representation of status. | | | | | Cache ErrorMethodology - Contains the | | Cook of Free Whath a dalage. | Ontional | | enumerated value that describes the cache's | | Cache1ErrorMethodology | Optional | uint16 | error detection/correction mechanism | | | | | Cache ErrorMethodology - Contains the enumerated value that describes the cache's | | CoobooErrorMothodology | Ontional | uint16 | | | Cache2ErrorMethodology | Optional | ullito | error detection/correction mechanism | | | | | Cache ErrorMethodology - Contains the enumerated value that describes the cache's | | Coobo2ErrorMotbodology | Ontional | uint16 | error detection/correction mechanism | | Cache3ErrorMethodology | Optional | ullito | | | | | | Defines whether this is write-back (value=1) | | | | | or write-through (value=0) Cache, or whether this information \"Varies with Address\" (2) or | | Cache1WritePolicy | Mandatory | uint16 | \"Unknown\" (3) can be specified. | | Cacherwhiterolicy | ivialiuatory | ullitto | Defines whether this is write-back (value=1) | | | | | or write-through (value=0) Cache, or whether | | | | | this information \"Varies with Address\" (2) or | | Cache2WritePolicy | Mandatory | uint16 | \"Unknown\" (3) can be specified. | | Cachez viner oney | Wandatory | diricio | Defines whether this is write-back (value=1) | | | | | or write-through (value=0) Cache, or whether | | | | | this information \"Varies with Address\" (2) or | | Cache3WritePolicy | Mandatory | uint16 | \"Unknown\" (3) can be specified. | | | , | | Defines whether this is for instruction caching | | | | | (value=3), data caching (value=4) or both | | | | | (value=5, \"Unified\"). Also, \"Other\" (1) and | | Cache1Type | Mandatory | uint16 | \"Unknown\" (2) can be defined. | | 7, | | | Defines whether this is for instruction caching | | | | | (value=3), data caching (value=4) or both | | | | | (value=5, \"Unified\"). Also, \"Other\" (1) and | | Cache2Type | Mandatory | uint16 | \"Unknown\" (2) can be defined. | | , | | | Defines whether this is for instruction caching | | | | | (value=3), data caching (value=4) or both | | | | | (value=5, \"Unified\"). Also, \"Other\" (1) and | | Cache3Type | Mandatory | uint16 | \"Unknown\" (2) can be defined. | | | | | An integer enumeration defining the system | | | | | cache associativity: | | | | | "1" - "Unknown", | | | | | "2" - "Other", | | | | | "3" - "Direct Mapped" | | | | | "4" - "2-way Set-Associative", | | | | | "5" - "4-way Set-Associative", | | | | | "6" - "Fully Associative", | | | | | "7" - "8-way Set-Associative", | | | | | "8" - "16-way Set-Associative", | | Cache1Associativity | Mandatory | uint16 | "9" - "12-way Set-Associative", | | Property Name | Requirements | Туре | Requirement and Description | |-------------------------|--------------|--------|-----------------------------------------------------------------------------------------| | | | | "10" - "24-way Set-Associative", | | | | | "11" - "32-way Set-Associative", | | | | | "12" - "48-way Set-Associative", | | | | | "13" - "64-way Set-Associative" | | | | | "14" - "20-way Set-Associative" | | | | | An integer enumeration defining the system | | | | | cache associativity: | | | | | "1" - "Unknown", | | | | | "2" - "Other", | | | | | "3" - "Direct Mapped" | | | | | "4" - "2-way Set-Associative", | | | | | "5" - "4-way Set-Associative", | | | | | "6" - "Fully Associative", | | | | | "7" - "8-way Set-Associative", | | | | | "8" - "16-way Set-Associative", | | | | | "9" - "12-way Set-Associative", | | | | | "10" - "24-way Set-Associative", | | | | | "11" - "32-way Set-Associative", | | | | | "12" - "48-way Set-Associative", | | | | | "13" - "64-way Set-Associative" | | Cache2Associativity | Mandatory | uint16 | "14" - "20-way Set-Associative" | | | | | An integer enumeration defining the system | | | | | cache associativity: | | | | | "1" - "Unknown", | | | | | "2" - "Other", | | | | | "3" - "Direct Mapped" | | | | | "4" - "2-way Set-Associative", | | | | | "5" - "4-way Set-Associative", | | | | | "6" - "Fully Associative", | | | | | "7" - "8-way Set-Associative", | | | | | "8" - "16-way Set-Associative", | | | | | "9" - "12-way Set-Associative", | | | | | "10" - "24-way Set-Associative", | | | | | "11" - "32-way Set-Associative", | | | | | "12" - "48-way Set-Associative", | | Cache3Associativity | Mandatory | uint16 | "13" - "64-way Set-Associative" "14" - "20-way Set-Associative" | | | Mandatory | uint16 | | | Cache1SRAMType | • | + | Cache SRAM Type. | | Cache2SRAMType | Mandatory | uint16 | Cache SRAM Type. | | Cache3SRAMType | Mandatory | uint16 | Cache SRAM Type. | | | | | This property provides the last time \"System \"Inventory Collection On Reboot(CSIOR)\" | | | | | ` ' | | LastSystemInventoryTime | Mandatory | string | was performed. The value is represented as yyyymmddHHMMSS. | | | | | This property provides the last time the data | | | | | was updated. The value is represented as | | LastUpdateTime | Mandatory | string | yyyymmddHHMMSS | # 7.2 CPU Profile Profile Registration This section describes the implementation for the DCIM\_LCRegisteredProfile class. This class shall be instantiated in the Interop Namespace. The DCIM\_LCElementConformsToProfile association(s) shall reference the DCIM\_LCRegisteredProfile instance. ### 7.2.1 Resource URIs for WinRM® The class Resource URI shall be "http://schemas.dmtf.org/wbem/wscim/1/cim-schema/2/CIM\_RegisteredProfile?\_\_cimnamespace=root/interop" The key property shall be the InstanceID property. The instance Resource URI shall be: "http://schemas.dell.com/wbem/wscim/1/cim-schema/2/DCIM\_LCRegisteredProfile?\_\_cimnamespace=root/interop+InstanceID=DCIM:CPU:1.0.0" ### 7.2.2 Operations The following table details the implemented operations on DCIM LCRegisteredProfile. Table 5 - DCIM\_LCRegisteredProfile - Operations | Operation Name | Requirements | Required Input | |----------------|--------------|----------------| | Get | Mandatory | Instance URI | | Enumerate | Mandatory | Class URI | ### 7.2.3 Properties The following table details the implemented properties for DCIM\_LCRegisteredProfile instance representing CPU Profile implementation. The "Requirements" column shall denote the implementation requirement for the corresponding property. If the column "Name" matches the property name, the property either shall have the value denoted in the corresponding column "Additional Requirements", or shall be implemented according to the requirements in the corresponding column "Additional Requirements". Table 6 - DCIM\_LCRegisteredProfile | Property Name | Requirement | Туре | Additional Requirements | |-------------------------------|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | InstanceID | Mandatory | String | DCIM:CPU:1.0.0 | | RegisteredName | Mandatory | String | This property shall have a value of "CPU". | | RegisteredVersion | Mandatory | String | This property shall have a value of "1.0.0". | | RegisteredOrganization | Mandatory | Uint16 | This property shall have a value of 1 (Other). | | OtherRegisteredOrganization | Mandatory | String | The property value shall match "DCIM". | | AdvertisedTypes[] | Mandatory | Uint16 | This property array shall contain [1(Other), 1 (Other)]. | | AdvertiseTypeDescriptions[] | Mandatory | String | This property array shall contain ["WS-ldentify", "Interop Namespace"]. | | | | | This property array shall describe the required licenses for this profile. | | ProfileRequireLicense[] | Mandatory | String | If no license is required for the profile, the property shall have value NULL. | | | | | This property array shall contain the status for the corresponding license in the same element index of the ProfileRequireLicense array property. Each array element shall | | ProfileRequireLicenseStatus[] | Mandatory | String | contain: | | "LICENSED" | |--------------------------------------------------------------------------------| | <ul><li>"NOT_LICENSED"</li></ul> | | If no license is required for the profile, the property shall have value NULL. | ### 8 Methods This section details the requirements for supporting extrinsic methods for the CIM elements defined by this profile. No additional details specified. ### 9 Use Cases See Lifecycle Controller (LC) Integration Best Practices Guide. ### **10** CIM Elements No additional details specified. # 11 Privilege and License Requirement The following table describes the privilege and license requirements for the listed operations . For the detailed explanation of the privileges and licenses, refer to the Dell WSMAN Licenses and Privileges specification. Table 7 - Privilege and License Requirements | Class and Method | Operation | User Privilege<br>Required | License Required | |---------------------------------|-------------------|----------------------------|--------------------| | | ENUMERATE, | | LM_REMOTE_ASSET_IN | | DCIM_CPUView | GET | Login | VENTORY | | DCIM_LCElementConformsToProfile | ENUMERATE,<br>GET | Login | None. | | DCIM_LCRegisteredProfile | ENUMERATE,<br>GET | Login | None. |