

## Statement of Volatility - Dell EMC PowerEdge R750xa

Dell EMC PowerEdge R750xa contains both volatile and non-volatile (NV) components. Volatile components lose their data immediately upon removal of power from the component. Non-volatile components continue to retain their data even after the power has been removed from the component. Components chosen as user-definable configuration options (those not soldered to the motherboard) are not included in the Statement of Volatility. Configuration option information (pertinent to options such as microprocessors, remote access controllers, and storage controllers) is available by component separately. The following NV components are present in the PowerEdge R750xa server.

| Item                            | Non-Volatile or Volatile | Quantity                  | Reference Designator                                                                       | Size                           |
|---------------------------------|--------------------------|---------------------------|--------------------------------------------------------------------------------------------|--------------------------------|
| Planer                          | <u>'</u>                 |                           | <u>'</u>                                                                                   |                                |
| PCH Internal CMOS<br>RAM        | Non-Volatile             | 1                         | U_PCH1                                                                                     | 256 Bytes                      |
| BIOS SPI Flash                  | Non-Volatile             | 1                         | U34                                                                                        | 32 MB                          |
| BIOS Data SPI Flash             | Non-Volatile             | 1                         | U33                                                                                        | 4 MB                           |
| iDRAC SPI Flash                 | Non-Volatile             | 1                         | U94                                                                                        | 4 MB                           |
| BMC EMMC                        | Non-Volatile             | 1                         | U15                                                                                        | 8 GB                           |
| iDRAC DDR4                      | Volatile                 | 1                         | U5                                                                                         | 8Gb                            |
| System CPLD RAM                 | Volatile                 | 1                         | U_CPLD1                                                                                    | 432 Kb                         |
| System CPLD RAM                 | Non-Volatile             | 1                         | U_CPLD1                                                                                    | 448 Kb                         |
| System Memory                   | Volatile                 | Up to 16 per<br>CPU       | CPU1: A1~16,<br>CPU2: B1~B16                                                               | Up to 256GB per DIMM           |
| System Memory-BPS               | Non-Volatile             | Up to 8 per<br>CPU        | CPU1:<br>A14/A10/A16/A12/A11/A15/A9/<br>A13<br>CPU2:<br>B14/B10/B16/B12/B11/B15/B9/B<br>13 | Up to 512GB per DIMM           |
| CPU Vcore and VSA<br>Regulators | Non-Volatile             | 1 for CPU1,<br>1 for CPU2 | U523<br>U532                                                                               | 16KB                           |
| Memory VDDQ<br>Regulators       | Non-Volatile             | 1 for CPU1,<br>1 for CPU2 | U541<br>U548                                                                               | 16KB                           |
| 8 x 2.5" Universal SA           | S/SATA/NVMe fro          | nt Backplane              |                                                                                            |                                |
| SEP internal flash              | Non-Volatile             | 1                         | U14                                                                                        | 4Mbit in-chip SPI Serial Flash |
| Backplane External<br>FRU       | Non-Volatile             | 1                         | U14                                                                                        | 256 Bytes                      |
| H745 fPERC (Interna             | l Controller)            |                           |                                                                                            |                                |
| SDRAM                           | Volatile                 | 4                         | U1077~U1080                                                                                | 4GB                            |
| NV Flash                        | Non-volatile             | 1                         | U1100                                                                                      | 32Gb                           |
| BMU                             | Non-Volatile             | 1                         | U1090                                                                                      | 180KB                          |

| SPI Flash           | Non-Volatile                               | 1   | U1086       | 128Mb |  |  |
|---------------------|--------------------------------------------|-----|-------------|-------|--|--|
| NVSRAM              | Non-volatile                               | 1   | U1087       | 128KB |  |  |
| FRU                 | Non-volatile                               | 1   | U1019       | 2Kb   |  |  |
| SPD                 | Non-volatile                               | 1   | U22         | 2Kb   |  |  |
| CPLD                | Non-volatile                               | 1   | U1088       | 64kb  |  |  |
| MCU (Cordova)       | Non-volatile                               | 1   | U1113       | 8KB   |  |  |
| H755/H755N fPERC    | (Internal Controlle                        | er) |             |       |  |  |
| SDRAM               | Volatile                                   | 9   | U1077~U1085 | 8GB   |  |  |
| NV Flash            | Non-volatile                               | 1   | U1100       | 512Gb |  |  |
| BMU                 | Non-Volatile                               | 1   | U1126       | 180KB |  |  |
| SPI Flash           | Non-Volatile                               | 1   | U1086       | 128Mb |  |  |
| NVSRAM              | Non-volatile                               | 1   | U1087       | 128KB |  |  |
| FRU                 | Non-volatile                               | 1   | U1019       | 2Kb   |  |  |
| SPD                 | Non-volatile                               | 1   | U22         | 2Kb   |  |  |
| CPLD                | Non-volatile                               | 1   | U1088       | 64kb  |  |  |
| MCU (Cordova)       | Non-volatile                               | 1   | U41         | 8KB   |  |  |
| H345 fPERC (Interna | al Controller)                             |     |             |       |  |  |
| SPI Flash           | Non-Volatile                               | 1   | U2          | 256Mb |  |  |
| NVSRAM              | Non-volatile                               | 1   | U5          | 128KB |  |  |
| CPLD                | Non-volatile                               | 1   | U7          | 24Kb  |  |  |
| FRU                 | Non-volatile                               | 1   | U8          | 64Kb  |  |  |
| RMC                 | Non-volatile                               | 1   | U9          | 64Kb  |  |  |
| MCU (Cordova)       | Non-volatile                               | 1   | U41         | 8KB   |  |  |
| HBA355i fPERC (Inte | ernal controller)                          |     |             |       |  |  |
| SPI Flash           | Non-Volatile                               | 1   | U2          | 128Mb |  |  |
| FRU                 | Non-volatile                               | 1   | U5          | 2Kb   |  |  |
| CPLD                | Non-volatile                               | 1   | U23         | 24kb  |  |  |
| MCU                 | Non-volatile                               | 1   | U41         | 8KB   |  |  |
| HBA355E Adapter P   | HBA355E Adapter PERC (External controller) |     |             |       |  |  |
| SPI Flash           | Non-Volatile                               | 1   | U2          | 128Mb |  |  |
|                     |                                            |     |             |       |  |  |

| FRU                                   | Non-volatile        | 1   | U5            | 2Kb               |
|---------------------------------------|---------------------|-----|---------------|-------------------|
|                                       | Tron volutile       |     |               |                   |
| CPLD                                  | Non-volatile        | 1   | U23           | 24kb              |
| H840 Adapter PERC                     | (External controlle | er) |               |                   |
| SDRAM                                 | Volatile            | 9   | U1077~U1085   | 8GB               |
| NV Flash                              | Non-volatile        | 1   | U1100         | 64Gb              |
| BMU                                   | Non-Volatile        | 1   | U1090         | 180KB             |
| SPI Flash                             | Non-volatile        | 1   | U1098         | 128Mb             |
| NVSRAM                                | Non-volatile        | 1   | U1087         | 128KB             |
| FRU                                   | Non-volatile        | 1   | U1019         | 2Kb               |
| SPD                                   | Non-volatile        | 1   | U22           | 2Kb               |
| CPLD                                  | Non-volatile        | 1   | U1088         | 64kb              |
| Left Status CP                        |                     |     |               |                   |
| Microcontroller                       | Non-Volatile        | 1   | U_TINY        | 8KB               |
| Left Titan2                           |                     |     |               |                   |
| Microcontroller                       | Non-Volatile        | 1   | USAM7         | 2MB Flash in chip |
| TPM                                   |                     |     |               |                   |
| Trusted Platform<br>Module (TPM)      | Non-Volatile        | 1   | U2            | 128 Bytes         |
| Right FIO 2U Package                  | e 1                 |     |               |                   |
| SPI Flash                             | Non-Volatile        | 1   | U2            | 32 Mb             |
| IDSDM                                 | _                   |     |               |                   |
| iDSDM (uSD1, uSD2)                    | Non-Volatile        | 2   | J1, J2        | 16GB, 32GB, 64GB  |
| SPI Flash                             | Non-Volatile        | 1   | U2            | 8Mb               |
| BOSS                                  |                     |     |               |                   |
| RAID controller<br>external SPI FLASH | Non-Volatile        | 1   | U17           | 8Mb               |
| CPLD                                  | Non-Volatile        | 1   | U1120         | 256Kb             |
| MCU (Cordova)                         | Non-volatile        | 1   | U1113         | 8KB               |
| FRU                                   | Non-Volatile        | 1   | U_BOSS_EEPROM | 2Kb               |
| LCD Bezel                             |                     |     |               |                   |
| Microcontroller                       | Non-Volatile        | 1   | IC1           | 256KB             |
| PSU                                   |                     |     |               |                   |
| DELTA PSU                             |                     |     |               |                   |

| MCU           | Non-volatile | 2   | IC805, IC703 | 64KB  |  |  |  |
|---------------|--------------|-----|--------------|-------|--|--|--|
| EEPROM        | Non-volatile | 1   | IC601        | 2KB   |  |  |  |
| ARTESYN PSU   |              |     |              |       |  |  |  |
| Primary MCU   | Non-volatile | 1   | U317         | 64KB  |  |  |  |
| Secondary MCU | Non-volatile | 1   | U315         | 128KB |  |  |  |
| DCDC MCU      | Non-volatile | 1   | U301         | 32KB  |  |  |  |
| Liteon PSU    |              |     |              |       |  |  |  |
| Primary MCU   | Non-volatile | 1   | IC050        | 64K   |  |  |  |
| Secondary MCU | Non-volatile | 1   | IC900        | 128K  |  |  |  |
| LOM           |              |     |              |       |  |  |  |
| SPI FLASH     | Non-volatile | 1   | U_LOM        | 8MB   |  |  |  |
| R1-paddle     |              |     |              |       |  |  |  |
| MCU           | Non-volatile | 1   | U1           | 8kB   |  |  |  |
| R2A           |              |     |              |       |  |  |  |
| MCU           | Non-volatile | 1   | U1           | 8kB   |  |  |  |
| R3B/R3 Paddle |              |     |              |       |  |  |  |
| MCU           | Non-volatile | 1   | U1           | 8kB   |  |  |  |
| R4 Paddle     | R4 Paddle    |     |              |       |  |  |  |
| MCU           | Non-volatile | 1   | U1           | 8kB   |  |  |  |
| STD/LC RIO    |              |     |              |       |  |  |  |
| MCU           | Non-volatile | 1/1 | U6           | 8kB   |  |  |  |

| Item                    | Type (e.g. Flash PROM, EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                                                                                                     |
|-------------------------|--------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Planer                  |                                |                                                                                 |                                                                                                                               |
| PCH Internal CMOS RAM   | Battery-backed CMOS RAM        | No                                                                              | Real-time clock and BIOS configuration settings                                                                               |
| BIOS SPI Flash          | SPI Flash                      | Yes                                                                             | Boot code, system configuration information, UEFI environment, Flash Disceptor, ME                                            |
| BIOS Data ROM SPI Flash | SPI Flash                      | No                                                                              | 4MB Data SPI ROM storage<br>BIOS setting.                                                                                     |
| iDRAC SPI Flash         | SPI Flash                      | No                                                                              | iDRAC Uboot (boot loader),<br>server management persistent<br>store (i.e. iDRAC boot<br>variables), and virtual planar<br>FRU |

| Item  BMC EMMC                            | Type (e.g. Flash PROM, EEPROM)  eMMC NAND Flash | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)  Operational iDRAC FW, Lifecycle                                                                                                 |
|-------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIVIC LIVIIVIC                            | EIVIIVIC IVAIND FIASTI                          | NO                                                                              | Controller (LC) USC partition, LC service diags, LC OS drivers, USC firmware, IDRAC MAC Address, and EPPID, rac log, System Event Log, lifecycle log cache |
| iDRAC DDR4                                | RAM                                             | Yes                                                                             | iDRAC RAM                                                                                                                                                  |
| System CPLD RAM                           | RAM                                             | No                                                                              | Not utilized                                                                                                                                               |
| System Memory                             | RAM                                             | Yes                                                                             | System OS RAM                                                                                                                                              |
| System Memory-BPS                         | BPS                                             | Yes                                                                             | System OS RAM<br>App direct                                                                                                                                |
| Memory VDDQ, CPU Vcore and VSA Regulators | OTP(one time programmable)                      | No                                                                              | Operational parameters                                                                                                                                     |
| 8 x 2.5" Universal SAS/SAT                |                                                 |                                                                                 |                                                                                                                                                            |
| SEP internal flash                        | Integrated Flash+EEPROM                         | No                                                                              | Firmware + FRU                                                                                                                                             |
| Backplane External FRU                    | I2C EEPROM                                      | No                                                                              | FRU                                                                                                                                                        |
| H345/H745/H755/H755N                      | PERC (Internal controller)                      |                                                                                 |                                                                                                                                                            |
| NVSRAM                                    | NVSRAM                                          | No                                                                              | Configuration data                                                                                                                                         |
| FRU                                       | EEPROM                                          | No                                                                              | Card manufacturing information                                                                                                                             |
| SPD                                       | EEPROM                                          | No                                                                              | Memory configuration data                                                                                                                                  |
| NV Flash                                  | SPI Flash                                       | No                                                                              | Card firmware                                                                                                                                              |
| CPLD                                      | Flash                                           | No                                                                              | Power sequencing and Cache Offload                                                                                                                         |
| SPI Flash                                 | SPI Flash                                       | No                                                                              | Holds cache data during power loss                                                                                                                         |
| SDRAM                                     | SDRAM                                           | No                                                                              | Cache for HDD I/O                                                                                                                                          |
| MCU (Cordova)                             | EEPROM                                          | No                                                                              | PCIe Bifurcation information to system iDRAC                                                                                                               |
| BMU                                       | Integrated Flash+EEPROM                         | No                                                                              | Battery Management control                                                                                                                                 |
| H840 Adapter PERC (Extern                 | nal controller)                                 |                                                                                 |                                                                                                                                                            |
| NVSRAM                                    | NVSRAM                                          | No                                                                              | Configuration data                                                                                                                                         |
| FRU                                       | EEPROM                                          | No                                                                              | Card manufacturing information                                                                                                                             |
| SPD                                       | EEPROM                                          | No                                                                              | Memory configuration data                                                                                                                                  |
| NV Flash                                  | SPI Flash                                       | No                                                                              | Card firmware                                                                                                                                              |
| CPLD                                      | Flash                                           | No                                                                              | Power sequencing and Cache<br>Offload                                                                                                                      |

| Item                             | Type (e.g. Flash PROM, | Can user programs or         | Purpose? (e.g. boot code)                    |
|----------------------------------|------------------------|------------------------------|----------------------------------------------|
| iteiii                           | EEPROM)                | operating system write       | Fulpose: (e.g. boot code)                    |
|                                  | EEPROWIJ               | data to it during normal     |                                              |
|                                  |                        | _                            |                                              |
| CDI El-al-                       | CDL Eleab              | operation?                   | Halda andra data during resure               |
| SPI Flash                        | SPI Flash              | No                           | Holds cache data during power loss           |
| SDRAM                            | SDRAM                  | No                           | Cache for HDD I/O                            |
| HBA355i fPERC (Internal c        | ontroller)             |                              |                                              |
| FRU                              | EEPROM                 | No                           | Card manufacturing information               |
| SPI Flash                        | SPI Flash              | No                           | Card firmware                                |
| CPLD                             | Flash                  | No                           | Power sequencing and Cache<br>Offload        |
| MCU (Cordova)                    | EEPROM                 | No                           | PCIe Bifurcation information to system iDRAC |
| HBA355E Adapter PERC (E          | external controller)   |                              | System is a se                               |
| FRU                              | EEPROM                 | No                           | Card manufacturing                           |
|                                  |                        |                              | information                                  |
| SPI Flash                        | SPI Flash              | No                           | Card firmware                                |
| CPLD                             | Flash                  | No                           | Power sequencing and Cache<br>Offload        |
| Left Status CP                   |                        |                              |                                              |
| Microcontroller                  | Flash                  | No                           | Driving Health and Status LED                |
| Left Titan2                      |                        |                              |                                              |
| Microcontroller                  | SPI Flash              | No                           | For field maintenance. Have                  |
|                                  |                        |                              | License, Service Tag and system              |
|                                  |                        |                              | information. Driving health and              |
|                                  |                        |                              | status LEDs                                  |
| TPM                              |                        |                              |                                              |
| Trusted Platform Module<br>(TPM) | EEPROM                 | Yes                          | Storage of encryption keys                   |
| Right FIO 1U Package 1           |                        |                              |                                              |
| SPI Flash                        | SPI Flash              | No                           | EasyRestore functionality                    |
|                                  |                        |                              | contains Service Tag, Copy of<br>SEL logs    |
| IDSDM                            |                        |                              |                                              |
| iDSDM (uSD1, uSD2)               | NAND Flash             | Yes                          | Provides mass storage                        |
| SPI Flash                        | SPI Flash              | SPI flash is only indirectly | Boot firmware storage,                       |
|                                  |                        | connected to iDRAC. iDRAC    | configuration and state data for             |
|                                  |                        | can read any address in the  | IDSDM.                                       |
|                                  |                        | SPI flash, but may only      |                                              |
|                                  |                        | write the primary firmware   |                                              |
|                                  |                        | storage area as a part of a  |                                              |
|                                  |                        | firmware update              |                                              |
|                                  |                        | procedure.                   |                                              |
| BOSS                             |                        |                              |                                              |
| SPI FLASH                        | FLASH EEPROM           | No                           | Boot code, FW                                |
|                                  |                        |                              | ,                                            |
| FRU                              | FLASH EEPROM           | No                           | Card manufacturing information               |
|                                  |                        |                              |                                              |

| Item                     | Type (e.g. Flash PROM, EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose? (e.g. boot code)                                  |  |
|--------------------------|--------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------|--|
| LCD Bezel                |                                |                                                                                 |                                                            |  |
| Microcontroller          | Internal Flash                 | No                                                                              | bootloader and s/w<br>implementation of LCD<br>command set |  |
| PSU                      |                                |                                                                                 |                                                            |  |
| MCU                      | Internal Flash                 | Yes                                                                             | Boot code, FW                                              |  |
| FRU                      | EEPROM                         | No                                                                              | PSU information                                            |  |
| LOM                      |                                |                                                                                 |                                                            |  |
| SPI FLASH                | SPI Flash EEPROM               | Yes                                                                             | Firmware                                                   |  |
| R1-paddle/R2A/R3B/R3-pad | dle/R4-paddle                  |                                                                                 |                                                            |  |
| MCU                      | Flash ROM                      | No                                                                              | Riser information                                          |  |
| STD/LC RIO               |                                |                                                                                 |                                                            |  |
| MCU                      | Flash ROM                      | No                                                                              | Rear IO information                                        |  |

| Item                  | How is data input to this memory? | How is this memory write protected?                                                            | How is the memory cleared?                                                                                                                                                                                                                                  |  |  |  |
|-----------------------|-----------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Planer                |                                   |                                                                                                |                                                                                                                                                                                                                                                             |  |  |  |
| PCH Internal CMOS RAM | BIOS                              | N/A – BIOS only control                                                                        | 1) Set NVRAM_CLR jumper to clear BIOS configuration settings at boot and reboot system. 2) Power off the system, remove coin cell battery for 30 seconds, replace battery and then power back on. 3) Restore default configuration in F2 system setup menu. |  |  |  |
| BIOS SPI Flash        | SPI interface via PCH             | Software write protected                                                                       | Not possible with any utilities or applications and system is not functional if corrupted or removed.                                                                                                                                                       |  |  |  |
| BIOS Data SPI Flash   | SPI interface via PCH             | Software write protected                                                                       | Not possible with any utilities or applications and the system is not functional if BIOS SPI is corrupted or removed.                                                                                                                                       |  |  |  |
| iDRAC SPI Flash       | SPI interface via iDRAC           | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | The user cannot clear memory completely. However, user data, lifecycle log and archive, SEL, and fw image repository can be cleared                                                                                                                         |  |  |  |

| Item                          | How is data input to this      | How is this memory write      | How is the memory              |
|-------------------------------|--------------------------------|-------------------------------|--------------------------------|
|                               | memory?                        | protected?                    | cleared?                       |
|                               |                                |                               | using Delete                   |
|                               |                                |                               | Configuration and Retire       |
|                               |                                |                               | System, which can be           |
|                               |                                |                               | accessed through the           |
|                               |                                |                               | Lifecycle Controller           |
|                               |                                |                               | interface.                     |
| BMC EMMC                      | NAND Flash interface via       | Embedded FW write             | The user cannot clear          |
|                               | iDRAC                          | protected                     | memory completely.             |
|                               |                                |                               | However, user data,            |
|                               |                                |                               | lifecycle log and archive,     |
|                               |                                |                               | SEL, and fw image              |
|                               |                                |                               | repository can be cleared      |
|                               |                                |                               | using Delete                   |
|                               |                                |                               | Configuration and Retire       |
|                               |                                |                               | System, which can be           |
|                               |                                |                               | accessed through the           |
|                               |                                |                               | Lifecycle Controller           |
|                               |                                |                               | interface.                     |
| Memory VDDQ, CPU Vcore and    | Once values are loaded         | There are passwords for       | The user cannot clear          |
| VSA Regulators                | into register space a cmd      | different sections of the     | memory.                        |
|                               | writes to nvm.                 | register space                |                                |
| System CPLD RAM               | Not utilized                   | Not accessible                | Not accessible                 |
| System Memory                 | System OS                      | OS Control                    | Reboot or power down           |
|                               |                                |                               | system                         |
|                               |                                |                               |                                |
| System Memory-BPS             | System OS                      | OS Control                    | OS Control/System BIOS         |
| System Memory-NVDIMM          | System OS                      | OS Control                    | OS Control/System BIOS         |
| Internal USB Key              | USB interface via PCH.         | No write protected            | Can be cleared in the          |
|                               | Accessed via system OS         |                               | system OS                      |
| Trusted Platform Module (TPM, | Using TPM Enabled              | SW write protected            | F2 Setup option                |
| TPM 2.0 only)                 | operating systems              |                               |                                |
| 8 x 2.5" Universal SAS/SATA/I | NVMe Backplane                 |                               |                                |
| SEP internal flash            | I2C interface via iDRAC        | Program write protect bit     | The user cannot clear          |
| SEF IIITETTIAL HASII          | 12C IIICEITACE VIA IDIAC       | Program write protect bit     |                                |
| Backplane External FRU        | Programmed at ICT during       | No write protected            | memory.  The user cannot clear |
| Backplane External I NO       | production.                    | No write protected            | memory.                        |
|                               | production.                    |                               | memory.                        |
| H345/H745/H755/H755N fPEI     | RC (Internal Controller) and H | 1840 Adapter PERC (External ( | Controller)                    |
| NVSRAM                        | ROC writes configuration       | no write protected. Not       | User cannot clear the          |
|                               | data to NVSRAM                 | visible to Host Processor     | memory.                        |
| FRU                           | Programmed at ICT during       | no write protected            | User cannot clear the          |
|                               | production.                    | no mile proceed               | memory.                        |
|                               |                                |                               |                                |
| SPD                           | Pre-programmed before          | no write protected. Not       | User cannot clear the          |
|                               | assembly                       | visible to Host Processor     | memory.                        |
| Flash                         | Pre-programmed before          | no write protected. Not       | User cannot clear the          |
|                               | assembly. Can be updated       | visible to Host Processor     | memory.                        |
|                               | using Dell/LSI tools           | visible to most processor     | cinory.                        |
|                               | 25 2 5, 25. (50.)              |                               |                                |

| Item                          | How is data input to this memory?                                                                                                          | How is this memory write protected?                                                            | How is the memory cleared?                                                                                                                                                                                                           |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Backup Flash                  | FPGA backs up DDR data to<br>this device in case of a power<br>failure                                                                     | no write protected. Not visible to Host Processor                                              | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs. If the VDs are no longer available, cache can be cleared by going into controller BIOS and selecting Discard Preserved Cache. |
| SDRAM                         | ROC writes to this memory -<br>using it as cache for data IO<br>to HDDs                                                                    | no write protected. Not visible to Host Processor                                              | Cache can be cleared by powering off the card                                                                                                                                                                                        |
| HBA355i fPERC (Internal Cont  | roller) and HBA355E Adapter                                                                                                                | PERC (External Controller)                                                                     |                                                                                                                                                                                                                                      |
| NVSRAM                        | ROC writes configuration data to NVSRAM                                                                                                    | no write protected. Not visible to Host Processor                                              | User cannot clear the memory.                                                                                                                                                                                                        |
| FRU                           | Programmed at ICT during production.                                                                                                       | no write protected                                                                             | User cannot clear the memory.                                                                                                                                                                                                        |
| Flash                         | Pre-programmed before assembly. Can be updated using Dell/LSI tools                                                                        | no write protected. Not visible to Host Processor                                              | User cannot clear the memory.                                                                                                                                                                                                        |
| Left Status CP                |                                                                                                                                            |                                                                                                |                                                                                                                                                                                                                                      |
| Microcontroller               | I2C via iDRAC                                                                                                                              | Hardware strapping                                                                             | User cannot clear the memory.                                                                                                                                                                                                        |
| Left Titan2                   | T                                                                                                                                          |                                                                                                |                                                                                                                                                                                                                                      |
| Microcontroller               | SPI interface via iDRAC                                                                                                                    | Hardware strapping                                                                             | User cannot clear the memory.                                                                                                                                                                                                        |
| TPM                           |                                                                                                                                            |                                                                                                |                                                                                                                                                                                                                                      |
| Trusted Platform Module (TPM) | Using TPM Enabled operating systems                                                                                                        | SW write protected                                                                             | F2 Setup option                                                                                                                                                                                                                      |
| Right FIO 1U Package 1        |                                                                                                                                            |                                                                                                |                                                                                                                                                                                                                                      |
| SPI Flash                     | SPI interface from iDRAC to<br>Right Cntl Panel                                                                                            | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | The user cannot clear memory.                                                                                                                                                                                                        |
| IDSDM                         |                                                                                                                                            |                                                                                                |                                                                                                                                                                                                                                      |
| iDSDM (uSD1, uSD2)            | device resides in host<br>domain; they are exposed to<br>the user via an internally<br>connected, non-removable<br>USB mass storage device | physical write protect<br>switch on ACE card                                                   | (1) card may be physically removed and destroyed or cleared via standard means on a separate computer OR (2)User has access to the card in the host domain and may clear it manually                                                 |
| SPI Flash                     | User can initiate a firmware update of the IDSDM device.                                                                                   | There is no mechanism provided to iDRAC to write any SPI NOR area outside                      | iDRAC may issue a clear<br>command to erase all<br>contents of the SPI NOR,<br>but doing this will leave                                                                                                                             |

| Item                      | How is data input to this memory?                                                                                       | How is this memory write protected?                | How is the memory cleared?                           |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------|
|                           |                                                                                                                         | of the primary IDSDM firmware region.              | the IDSDM non-<br>functional.                        |
| BOSS                      |                                                                                                                         |                                                    |                                                      |
| SPI FLASH                 | By programming the image via firmware update process                                                                    | N/A                                                | Use Flash tool, type<br>"go.nsh w y"                 |
| TFRU                      | During Manufacturing, by programming the image via firmware update process.  During runtime, by I2C Proprietary Command | N/A                                                | By writing to Flash                                  |
|                           | Protocol                                                                                                                |                                                    |                                                      |
| LCD DI                    |                                                                                                                         |                                                    |                                                      |
| LCD Bezel Microcontroller | Updated as part of secure                                                                                               | Writes are only allowed as                         | not user clearable.                                  |
| Wild occurrence           | iDRAC software update. Configuration parameters can change only as part of iDRAC update                                 | part of secure iDRAC update                        | not user clearable.                                  |
| PSU                       |                                                                                                                         |                                                    |                                                      |
| MCU                       | The data is flash via Dell<br>Update Package(DUP)                                                                       | SW write protected                                 | Before firmware update,<br>the memory will be clear. |
| FRU                       | During Manufacturing, by programming the image via firmware update process                                              | SW write protected                                 | User cannot clear the memory.                        |
| LOM                       |                                                                                                                         |                                                    |                                                      |
| SPI FLASH                 | The data is flash via Dell<br>Update Package(DUP)                                                                       | Reserving write protection function for HW design. | User cannot clear the memory.                        |
| R1-paddle/R2A/R3B/R3-padd | lle/R4-paddle                                                                                                           |                                                    |                                                      |
| MCU                       | The data is flash via iDRAC auto update                                                                                 | No write protected. Not visible to Host Processor  | User cannot clear the memory.                        |
| STD/LC RIO                |                                                                                                                         |                                                    |                                                      |
| MCU                       | The data is flash via iDRAC auto update                                                                                 | No write protected. Not visible to Host Processor  | User cannot clear the memory.                        |



 $\textbf{NOTE:} \ \textbf{For any information that you may need, direct your questions to your Dell Marketing contact.}$ 

<sup>05 - 2021</sup> 

<sup>© 2021</sup> Dell Inc. or its subsidiaries. All right reserved. Dell, EMC, and other trademarks are trademarks of Dell Inc. or its subsidiaries. Other trademarks may be trademarks of their respective owners.