## Statement of Volatility – Dell EMC PowerEdge R740 and R740XD The Statement of Volatility provides you the information related to volatile and non-volatile components of different configurations of Dell EMC PowerEdge servers. Volatile components lose their data when power cord is removed from the system, whereas, non-volatile components continue to retain their data when the power has been removed from the component. The following table provides information of different configurations of the PowerEdge R740 and R740XD servers. | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data<br>written to<br>this<br>memory? | How is memory write protected? | How is memory cleared? | |--------------------------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Planar | | | | | | PCH Internal<br>CMOS RAM | Non-Volatile | 1 | U_PCH | 256 Bytes | Battery-<br>backed<br>CMOS RAM | | Real-time clock<br>and BIOS<br>configuration<br>settings | BIOS | N/A – BIOS only<br>control | Perform the following steps: 1) Set NVRAM_CLR jumper to clear BIOS configuration settings at boot and reboot system; 2) AC power off system, remove coin cell battery for 30 seconds, replace battery and power back on; 3) restore default configuration in F2 system setup menu. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |--------------------------------------------------------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | <u> </u> | Planar | | | | | | BIOS Password<br>(part of PCH<br>internal CMOS<br>RAM) | Non-Volatile | 1 | U_PCH | | Battery-<br>backed<br>CMOS RAM | Yes | Password to<br>change BIOS<br>settings | Keyboard | | 1) Place shunt on J_PSWD_NVRAM jumper pins 2 and 4. 2) AC power off is required after placing the shunt. 3) AC power on with the shunt in place and then can be removed | | Primary BIOS<br>SPI Flash | Non-Volatile | 1 | U_PRIM_SPI<br>_BIOS | 32MB | SPI Flash | No | Boot code | SPI interface<br>via PCH | Software write protected | Not possible with any utilities or applications and system is not functional if corrupted/removed. | | iDRAC SPI<br>Flash | Non-Volatile | 1 | U_IDRAC_SP | 4 MB | SPI Flash | No | iDRAC Uboot<br>(bootloader) | SPI interface<br>via iDRAC | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | Not completely user clearable; however, user data, lifecycle log and archive, SEL, fw image repository can be cleared via Delete Configuration and Retire System, accessible in Lifecycle Controller interface | | BMC eMMC | Non-Volatile | 1 | U_eMMC | 4GB | eMMC<br>NAND Flash | No | Operational<br>iDRAC FW,<br>Lifecycle<br>Controller (LC)<br>USC partition,<br>LC service<br>diags, LC OS<br>drivers, USC<br>firmware | NAND Flash<br>interface via<br>iDRAC | Embedded FW write protected | Not completely user clearable; however, user data, lifecycle log and archive, SEL, fw image repository can be cleared via Delete Configuration and Retire System, accessible in Lifecycle Controller interface | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |------------------------------------------|---------------------------------|-----------------------------------------------------------|---------------------------------|-------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | | | | | | | Planar | | | | | | CPU Vcore<br>Regulators | Non-Volatile | 2 | U8003,<br>U8043 | 16 KB | ROM | No | Operational parameters | Programmed<br>at factory via<br>I2C | No write protect | Not user clearable | | Vmem<br>Regulators | Non-Volatile | 2 | U8011,<br>U8051 | 16 KB | ROM | No | Operational parameters | Programmed<br>at factory via<br>I2C | No write protect | Not user clearable | | System CPLD<br>RAM | Volatile | 1 | U_CPLD | 92Kb | FLASH | No | Not utilized | Not utilized | Not accessible | Not accessible | | System CPLD<br>FLASH | Non-Volatile | 1 | U_CPLD | 256Kb | RAM | No | Power on<br>System<br>Firmware | Firmware update | BIOS Security<br>Protocols | Not user clearable | | System<br>Memory:<br>RDIMM and<br>LRDIMM | Volatile | Up to 12<br>per CPU | CPU<2:1>_C<br>H<5:0>_D<1:<br>0> | Up to 128GB<br>per DIMM | DRAM | Yes | System OS<br>RAM | System OS | OS Control | Reboot or power down system | | System<br>Memory:<br>NVDIMMM-N | Non-Volatile | Up to 6<br>per CPUs<br>1 and 2<br>(12 total in<br>system) | CPU<2:1>_C<br>H<5:0>_D1 | 16GB per<br>NVDIMM-N | DRAM<br>runtime<br>(volatile)<br>saved to<br>NAND flash<br>(non-<br>volatile) on<br>shutdown | Yes | OS addressable<br>memory that will<br>persist over<br>shutdown that is<br>accessible at<br>DDR speed | When system initiates a Save (AC loss, shutdown, etc.), NVDIMM-N controller will transfer data from DRAM to Flash | "OS can prevent<br>writes to<br>DRAM/DDR at<br>runtime in<br>response to NFIT<br>table. | OS addressable<br>memory that will persist<br>over shutdown that is<br>accessible at DDR<br>speed | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data<br>written to<br>this<br>memory? | How is memory write protected? | How is memory cleared? | |----------------------------------|---------------------------------|-----------------------------------------------------------|-------------------------|--------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | | | | | | | Planar | | | | | | System<br>Memory:<br>DCPMM (AEP) | Both | Up to 6<br>per CPUs<br>1 and 2<br>(12 total in<br>system) | CPU<2:1>_C<br>H<5:0>_D1 | Up to 512GB<br>per DIMM | 3DXP<br>(volatile or<br>non-volatile<br>based on<br>configuratio<br>n) | Yes | Memory Mode -<br>High capacity<br>volatile memory<br>slightly slower<br>than DDR<br>App Direct -<br>High capacity<br>non-volatile<br>memory for<br>storage tiering<br>and other<br>applications | Accessed via<br>system OS | OS can prevent writes to 3DXP at runtime in response to NFIT table. Encryption is available. | Using BIOS menu<br>option, select<br>Cryptographic Erase or<br>Sanitize based on type<br>of erase needed | | Internal USB<br>Key | Non-Volatile | Up to 1 | J_USB_INT | Varies (not factory installed) | Flash | Yes | General<br>purpose USB<br>key drive | USB interface<br>via PCH.<br>Accessed via<br>system OS | No write protect | Can be cleared in system OS | | CPU | Volatile | 1 or 2 | CPU1 / CPU2 | Various | Cache + registers | Yes | Processor<br>cache +<br>registers | Various | Various | Remove A/C | | iDRAC DDR | Volatile | 1 | U_IDRAC9_D<br>RAM1 | 512Mb | DRAM | No | iDRAC local<br>memory | iDRAC<br>Firmware | No write protect | Remove A/C | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of<br>memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |----------------------|---------------------------------|----------|-------------------------|---------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------|---------------------------------------------------------------|------------------------| | | | | | | | Planar | | | | | | iDRAC | Volatile | 1 | U_IDRAC | For CPU:<br>128KB +<br>Registers<br>Co-proc:<br>64Kb +<br>Registers | Cache + registers | No | Processor<br>cache +<br>registers | iDRAC<br>Firmware | No write protect | Remove A/C | | PIROM | Non-Volatile | 1 or 2 | CPU1 / CPU2 | | EEPROM | No | Processor info + scratchpad | SMBus<br>interface to<br>iDRAC | 128 bytes<br>protected by<br>Intel/128 bytes<br>not protected | Not user clearable | | Recovery BIOS<br>SPI | Non-Volatile | 1 | U208 | 16MB | SPI Flash | No | Recovery image | SPI interface<br>via iDRAC | No write protect | Not user clearable | 10 - 2019 | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |---------------------------|---------------------------------|----------|-------------------------|--------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|--------------------------------|------------------------| | | | | | | 2x2.5 | " Rear Backplane | | | | | | SEP internal flash | Non-Volatile | 1 | U_SEP | Flash:64KB+<br>4KB<br>EEPROM:<br>2KB | Integrated<br>Flash+EEP<br>ROM | No | Firmware + FRU | I2C interface<br>via iDRAC | Program write protect bit | Not user clearable | | Backplane<br>External FRU | Non-Volatile | 1 | U_BP_EEPR<br>OM | 256 Bytes | I2C<br>EEPROM | No | FRU | Programmed at ICT during production. | No write protect | Not user clearable | | | | | | | 4x3. | 5" Mid Backplane | | | | | | SEP internal flash | Non-Volatile | 1 | U_SEP | Flash:32KB+<br>4KB<br>EEPROM:<br>2KB | Integrated<br>Flash+EEP<br>ROM | No | Firmware + FRU | I2C interface<br>via iDRAC | Program write protect bit | Not user clearable | | Backplane<br>External FRU | Non-Volatile | 1 | U_BP_EEPR<br>OM | 256 Bytes | I2C<br>EEPROM | No | FRU | Programmed at ICT during production. | No write protect | Not user clearable | | | | | | | 24x2. | 5" EXP/Backplane | | | | | | NVSRAM<br>memory | Non-Volatile | 1 | U_NVSRAM | 1 Mb | Flash | No | FW config data | Common Flash<br>memory<br>Interface (CFI) | Hardware<br>strapping | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of<br>memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |------------------|---------------------------------|----------|-------------------------|-------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|--------------------------------|------------------------| | Flash memory | Non-Volatile | 1 | U_FLASH | 128 Mb | Flash | No | Firmware | Common Flash<br>memory<br>Interface (CFI) | Hardware<br>strapping | Not user clearable | | Expander FRU | Non-Volatile | 1 | U_EXP_EEP<br>ROM | 512 Bytes | I2C<br>EEPROM | No | FRU | I2C interface via expander | Hardware<br>strapping | Not user clearable | | Backplane FRU | Non-Volatile | 1 | U_BP_EEPR<br>OM | 256 Bytes | I2C<br>EEPROM | No | FRU | I2C interface<br>via iDRAC | Hardware<br>strapping | Not user clearable | | | | | | | 16x2. | 5" EXP/Backplane | | | | | | NVSRAM<br>memory | Non-Volatile | 1 | U_NVSRAM | 1 Mb | Flash | No | FW config data | Common Flash<br>memory<br>Interface (CFI) | Hardware<br>strapping | Not user clearable | | Flash memory | Non-Volatile | 1 | U_FLASH | 128 Mb | Flash | No | Firmware | Common Flash<br>memory<br>Interface (CFI) | Hardware<br>strapping | Not user clearable | | Expander FRU | Non-Volatile | 1 | U_EXP_EEP<br>ROM | 512 Bytes | I2C<br>EEPROM | No | FRU | I2C interface<br>via expander | Hardware<br>strapping | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |--------------------|---------------------------------|----------|-------------------------|--------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|--------------------------------|------------------------| | Backplane FRU | Non-Volatile | 1 | U_BP_EEPR<br>OM | 256 Bytes | I2C<br>EEPROM | No | FRU | I2C interface<br>via iDRAC | Hardware<br>strapping | Not user clearable | | | | | | | 8x | 2.5" Backplane | | | | | | SEP internal flash | Non-Volatile | 1 | U_SEP | Flash:32KB+<br>4KB<br>EEPROM:<br>2KB | Integrated<br>Flash+EEP<br>ROM | No | Firmware + FRU | I2C interface<br>via iDRAC | Program write protect bit | Not user clearable | | | | | | | 8x | 3.5" Backplane | | | | | | SEP internal flash | Non-Volatile | 1 | U_SEP | Flash:64KB+<br>4KB<br>EEPROM:<br>2KB | Integrated<br>Flash+EEP<br>ROM | No | Firmware + FRU | I2C interface<br>via iDRAC | Program write protect bit | Not user clearable | | | | | | | 12x3. | 5" EXP/Backplane | | | | | | NVSRAM<br>memory | Non-Volatile | 1 | U_NVSRAM | 1 Mb | Flash | No | FW config data | Common Flash<br>memory<br>Interface (CFI) | Hardware<br>strapping | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |--------------------|---------------------------------|----------|-------------------------|--------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|--------------------------------|------------------------| | Flash memory | Non-Volatile | 1 | U_FLASH | 128 Mb | Flash | No | Firmware | Common Flash<br>memory<br>Interface (CFI) | Hardware<br>strapping | Not user clearable | | Backplane FRU | Non-Volatile | 1 | U_BP_FRU | 256 Bytes | I2C<br>EEPROM | No | FRU | I2C interface<br>via expander | Hardware<br>strapping | Not user clearable | | Expander FRU | Non-Volatile | 1 | U_EXP_FRU | 512 Bytes | I2C<br>EEPROM | No | FRU | I2C interface<br>via iDRAC | Hardware<br>strapping | Not user clearable | | | | | | | 4x2.5 | " Rear Backplane | | | | | | SEP internal flash | Non-Volatile | 1 | U_SEP | Flash:64KB+<br>4KB<br>EEPROM:<br>2KB | Integrated<br>Flash+EEP<br>ROM | No | Firmware + FRU | I2C interface<br>via iDRAC | Program write protect bit | Not user clearable | | Backplane FRU | Non-Volatile | 1 | U_BP_EEPR<br>OM | 256 Bytes | I2C<br>EEPROM | No | FRU | Programmed at ICT during production. | No write protect | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |--------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------|------------------------| | | | | | | H730I | P, H740P, H840 PERCs | 3 | | | | | NVSRAM | Non-volatile | 1 | U1087 | 128KB | NVSRAM | No | Configuration data | ROC writes<br>configuration<br>data to NVSRAM | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | FRU | Non-volatile | 1 | U1019 | 256B | FRU | No | Card<br>manufacturing<br>information | Programmed at ICT during production. | No write protect | Not user clearable | | SPD | Non-volatile | 1 | U22 | 256B | SPD | No | Memory<br>configuration<br>data | Pre-programmed before assembly | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | Flash | Non-volatile | 1 | U1086 | 16MB | Flash | No | Card firmware | Pre-programmed<br>before assembly.<br>Can be updated<br>using Dell/LSI<br>tools | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of<br>memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |--------------|---------------------------------|----------|-------------------------|-------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Backup Flash | Non-volatile | 1 | U1100 | 8GB | Backup<br>Flash | No | Holds cache<br>data during<br>power loss | FPGA backs up<br>DDR data to this<br>device in case of<br>a power failure | No write protect.<br>Not visible to<br>Host Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs. If the VDs are no longer available, cache can be cleared by going into controller bios and selecting Discard Preserved Cache. | | SDRAM | Volatile | 9 | U1077-U1085 | 8GB | SDRAM | No | Cache for HDD I/O | ROC writes to<br>this memory -<br>using it as cache<br>for data IO to<br>HDDs | No write protect.<br>Not visible to<br>Host Processor | Cache can be cleared<br>by powering off the<br>card | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |--------------------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | H330 PERC | | | | | | NVSRAM | Non-volatile | 1 | U1087 | 128KB | NVSRAM | No | Configuration data | ROC writes<br>configuration<br>data to<br>NVSRAM | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | FRU | Non-volatile | 1 | U1019 | 256B | FRU | No | Card<br>manufacturing<br>information | Programmed at ICT during production. | No write protect | Not user clearable | | 1-Wire<br>EEPROM | Non-volatile | 1 | U22 | 256B | SPD | No | Memory<br>configuration<br>data | Pre-<br>programmed<br>before<br>assembly | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | Serial Boot<br>ROM | Non-volatile | 1 | U1086 | 16MB | Flash | No | Card firmware | Pre-<br>programmed<br>before<br>assembly. Can<br>be updated<br>using Dell/LSI<br>tools | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | Flash | Non-volatile | 1 | U1100 | 8GB | Backup<br>Flash | No | Holds cache<br>data during<br>power loss | FPGA backs<br>up DDR data<br>to this device<br>in case of a<br>power failure | No write protect.<br>Not visible to<br>Host Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs. If the VDs are no longer available, cache can be cleared by going into controller bios and selecting Discard Preserved Cache. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data<br>written to this<br>memory? | How is memory write protected? | How is memory cleared? | |--------------------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------|------------------------| | | | | | | | HBA330 PERC | | | | | | NVSRAM | Non-volatile | 1 | U1033 | 128KB | NVSRAM | No | Configuration data | ROC writes<br>configuration<br>data to NVSRAM | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | FRU | Non-volatile | 1 | U1019 | 256B | FRU | No | Card<br>manufacturing<br>information | Programmed at ICT during production | No write protect | Not user clearable | | Serial Boot<br>ROM | Non-volatile | 1 | U1020 | 8KB | Serial Boot<br>ROM | No | Bootloader | Pre-programmed before assembly | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | Flash | Non-volatile | 1 | U3 | 16MB | Flash | No | Card firmware | Pre-programmed<br>before assembly.<br>Can be updated<br>using Dell/LSI<br>tools | No write protect.<br>Not visible to<br>Host Processor | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |-----------------------------------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | | | | | | PCle | SSD Extender Card | | | | | | Switch<br>Configuration<br>EEPROM | Non-Volatile | 1 | U2 | 256B | SPI Flash<br>EEPROM | No (requires specialized SW) | Configuration<br>for PLX PCIe<br>switch, setting<br>registers | The EEPROM image is pre-loaded at factory before assembly. Once assembled on the card, data can be entered via PLX Device Editor or PLX EEP DOS based tool. | Device can be write protected via hardware pin. Alternatively, device contents can be write protected via WPEN bit in status register. | System is not functional as intended if corrupted/removed. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | | |-------------------------------------|--------------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------|------------------------|--| | | | | | | Left St | atus Control Panel | | | | | | | Microcontroller | Non-Volatile | 1 | U_TINY | 8КВ | Flash | No | Driving Health<br>and Status LED | I2C via iDRAC | Hardware<br>strapping | Not user clearable | | | | Left Control Panel with Quick Sync 2 | | | | | | | | | | | | Microcontroller | Non-Volatile | 1 | USAM7 | 32Mb | SPI Flash | No | For field<br>maintenance.<br>Have License,<br>Service Tag and<br>system<br>information.<br>Driving health<br>and status LEDs | | Hardware<br>strapping | Not user clearable | | | | | | | | | TPM | | | | | | | Trusted<br>Platform<br>Module (TPM) | Non-<br>Volatile | 1 | U_TPM | 128 Bytes | EEPROM | Yes | Storage of encryption keys | Using TPM<br>Enabled<br>operating<br>systems | SW write protected | F2 Setup option | | | | | | | | Rig | ht Control Panel | | | | | | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data<br>written to<br>this<br>memory? | How is memory write protected? | How is memory cleared? | |--------------|---------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPI Flash | Non-Volatile | 1 | U2 | 32 Mb | SPI Flash | No | EasyRestore<br>functionality:<br>contains Service<br>Tag, Copy of<br>SEL logs | SPI interface<br>from iDRAC to<br>Right Cntl<br>Panel | Embedded<br>iDRAC<br>subsystem<br>firmware actively<br>controls sub area<br>based write<br>protection as<br>needed. | Not user clearable, | | | | | | | II | OSDM - vFlash | | | | | | vFlash (uSD) | non-volatile | 1 | J3 | 16GB | NAND flash | yes | populate<br>out-of-band<br>or optionally<br>connect to<br>the host as<br>mass<br>storage and<br>boot<br>mechanism | User can<br>provide data<br>to iDRAC<br>(entirely in<br>the iDRAC<br>domain) to<br>be pushed<br>into vFlash | No write protect | (1) card may be physically removed and destroyed or cleared via standard means on a separate computer OR (2) User has access to the card in the host domain and may clear it manually | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data<br>written to<br>this<br>memory? | How is memory write protected? | How is memory cleared? | |-----------------------|---------------------------------|----------|-------------------------|---------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | iDSDM (uSD1,<br>uSD2) | non-volatile | 2 | J1, J2 | 16GB,<br>32GB, 64GB | NAND Flash | Yes | Provides mass<br>storage | device resides<br>in host domain;<br>they are<br>exposed to the<br>user via an<br>internally<br>connected,<br>non-removable<br>USB mass<br>storage device | physical write<br>protect switch on<br>ACE card | (1) Card may be physically removed and destroyed or cleared via standard means on a separate computer OR (2) User has access to the card in the host domain and may clear it manually | | SPI Flash | Non-Volatile | 1 | U2 | 1MB | SPI Flash | SPI flash is only indirectly connected to iDRAC. iDRAC can read any address in the SPI flash, but may only write the primary firmware storage area as a part of a firmware update procedure. | Boot firmware<br>storage,<br>configuration<br>and state data<br>for IDSDM. | User can initiate a firmware update of the IDSDM device. | There is no mechanism provided to iDRAC to write any SPI NOR area outside of the primary IDSDM firmware region. | iDRAC may issue a clear command to erase all contents of the SPI NOR, but doing this will leave the IDSDM non-functional. | | Item | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data<br>written to<br>this<br>memory? | How is memory write protected? | How is memory cleared? | |-----------------|------------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------| | | | | | | BOS | s | | | | | | SPI FLASH | Non-<br>Volatile | 1 | U17 | 1024KB | FLASH<br>EEPROM | No | Boot code, FW | By<br>programming<br>the image via<br>firmware<br>update<br>process | N/A | Use Flash tool,<br>type "go.nsh w y" | | TFRU | Non-<br>Volatile | 1 | U7 | 64KB | FLASH<br>EEPROM | Yes | Thermal monitoring | During Manufacturing, by programming the image via firmware update process. During runtime, by I2C Proprietary Command Protocol | N/A | By writing to Flash | | | | | | | L | .CD Bezel | | | | | | Microcontroller | Non-<br>Volatile | 1 | IC1 | 256KB | Internal<br>Flash | No | bootloader and<br>s/w<br>implementation<br>of LCD<br>command set | Updated as part of secure iDRAC software update. Configuration parameters can change only as part of iDRAC update | Writes are only<br>allowed as part<br>of secure<br>iDRAC update | Not user clearable. | | Item | Non-<br>Volatile<br>or<br>Volatile | Quantity | Reference<br>Designator | Size of memory | Type of<br>memory<br>(e.g. Flash<br>PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | What is the<br>Purpose?<br>(e.g. boot<br>code) | How is data written to this memory? | How is memory write protected? | How is memory cleared? | |-----------------|------------------------------------|----------|-------------------------|----------------|------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------| | | | | | | | PSU | | | | | | Microcontroller | Non-<br>Volatile | Up to 3 | Microchip | Up to 64KB | Flash<br>PROM and<br>EEPROM | Yes | Report PSU information and control firmware | The data is<br>flash via Dell<br>Update<br>Package<br>(DUP) | Using signature<br>and<br>manufacture<br>key to protect<br>memory write | Before firmware<br>update, the<br>memory will be<br>clear. | NOTE: For any information that you may need, direct your questions to your Dell Marketing contact. Copyright © 2019 Dell Inc. or its subsidiaries. All Rights Reserved. Dell, EMC, and other trademarks are trademarks of Dell Inc. or its subsidiaries. Other trademarks may be trademarks of their respective owners.